{"id":"https://openalex.org/W1980985708","doi":"https://doi.org/10.1155/2010/451809","title":"Post-CTS Delay Insertion","display_name":"Post-CTS Delay Insertion","publication_year":2010,"publication_date":"2010-02-22","ids":{"openalex":"https://openalex.org/W1980985708","doi":"https://doi.org/10.1155/2010/451809","mag":"1980985708"},"language":"en","primary_location":{"is_oa":true,"landing_page_url":"https://doi.org/10.1155/2010/451809","pdf_url":"https://downloads.hindawi.com/archive/2010/451809.pdf","source":{"id":"https://openalex.org/S81291924","display_name":"VLSI design","issn_l":"1026-7123","issn":["1026-7123","1065-514X","1563-5171"],"is_oa":true,"is_in_doaj":false,"is_core":true,"host_organization":"https://openalex.org/P4310319869","host_organization_name":"Hindawi Publishing Corporation","host_organization_lineage":["https://openalex.org/P4310319869"],"host_organization_lineage_names":["Hindawi Publishing Corporation"],"type":"journal"},"license":null,"license_id":null,"version":"publishedVersion","is_accepted":true,"is_published":true},"type":"article","type_crossref":"journal-article","indexed_in":["crossref"],"open_access":{"is_oa":true,"oa_status":"gold","oa_url":"https://downloads.hindawi.com/archive/2010/451809.pdf","any_repository_has_fulltext":false},"authorships":[{"author_position":"first","author":{"id":"https://openalex.org/A5029213009","display_name":"Jianchao Lu","orcid":null},"institutions":[{"id":"https://openalex.org/I72816309","display_name":"Drexel University","ror":"https://ror.org/04bdffz58","country_code":"US","type":"education","lineage":["https://openalex.org/I72816309"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Jianchao Lu","raw_affiliation_strings":["Department of Electrical and Computer Engineering, Drexel University, Philadelphia, PA 19104, USA"],"affiliations":[{"raw_affiliation_string":"Department of Electrical and Computer Engineering, Drexel University, Philadelphia, PA 19104, USA","institution_ids":["https://openalex.org/I72816309"]}]},{"author_position":"last","author":{"id":"https://openalex.org/A5081080799","display_name":"Bar\u0131\u015f Ta\u015fk\u0131n","orcid":"https://orcid.org/0000-0002-7631-5696"},"institutions":[{"id":"https://openalex.org/I72816309","display_name":"Drexel University","ror":"https://ror.org/04bdffz58","country_code":"US","type":"education","lineage":["https://openalex.org/I72816309"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Baris Taskin","raw_affiliation_strings":["Department of Electrical and Computer Engineering, Drexel University, Philadelphia, PA 19104, USA"],"affiliations":[{"raw_affiliation_string":"Department of Electrical and Computer Engineering, Drexel University, Philadelphia, PA 19104, USA","institution_ids":["https://openalex.org/I72816309"]}]}],"institution_assertions":[],"countries_distinct_count":1,"institutions_distinct_count":1,"corresponding_author_ids":[],"corresponding_institution_ids":[],"apc_list":null,"apc_paid":null,"fwci":0.0,"has_fulltext":true,"fulltext_origin":"ngrams","cited_by_count":2,"citation_normalized_percentile":{"value":0.575173,"is_in_top_1_percent":false,"is_in_top_10_percent":false},"cited_by_percentile_year":{"min":71,"max":75},"biblio":{"volume":"2010","issue":null,"first_page":"1","last_page":"9"},"is_retracted":false,"is_paratext":false,"primary_topic":{"id":"https://openalex.org/T10363","display_name":"Low-power high-performance VLSI design","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},"topics":[{"id":"https://openalex.org/T10363","display_name":"Low-power high-performance VLSI design","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T11522","display_name":"VLSI and FPGA Design Techniques","score":0.9997,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T11032","display_name":"VLSI and Analog Circuit Testing","score":0.9996,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}}],"keywords":[{"id":"https://openalex.org/keywords/timing-failure","display_name":"Timing failure","score":0.75223947},{"id":"https://openalex.org/keywords/digital-clock-manager","display_name":"Digital clock manager","score":0.740167},{"id":"https://openalex.org/keywords/clock-domain-crossing","display_name":"Clock domain crossing","score":0.6466679},{"id":"https://openalex.org/keywords/cpu-multiplier","display_name":"CPU multiplier","score":0.59954786},{"id":"https://openalex.org/keywords/clock-gating","display_name":"Clock gating","score":0.5638963},{"id":"https://openalex.org/keywords/vector-clock","display_name":"Vector clock","score":0.4597199},{"id":"https://openalex.org/keywords/static-timing-analysis","display_name":"Static timing analysis","score":0.43003982}],"concepts":[{"id":"https://openalex.org/C60501442","wikidata":"https://www.wikidata.org/wiki/Q4382014","display_name":"Clock skew","level":4,"score":0.842442},{"id":"https://openalex.org/C104654189","wikidata":"https://www.wikidata.org/wiki/Q7806740","display_name":"Timing failure","level":5,"score":0.75223947},{"id":"https://openalex.org/C113074038","wikidata":"https://www.wikidata.org/wiki/Q5276052","display_name":"Digital clock manager","level":5,"score":0.740167},{"id":"https://openalex.org/C127204226","wikidata":"https://www.wikidata.org/wiki/Q5134799","display_name":"Clock domain crossing","level":5,"score":0.6466679},{"id":"https://openalex.org/C125576049","wikidata":"https://www.wikidata.org/wiki/Q2246273","display_name":"CPU multiplier","level":5,"score":0.59954786},{"id":"https://openalex.org/C43711488","wikidata":"https://www.wikidata.org/wiki/Q7534783","display_name":"Skew","level":2,"score":0.57956773},{"id":"https://openalex.org/C22716491","wikidata":"https://www.wikidata.org/wiki/Q590170","display_name":"Clock gating","level":5,"score":0.5638963},{"id":"https://openalex.org/C206729178","wikidata":"https://www.wikidata.org/wiki/Q2271896","display_name":"Scheduling (production processes)","level":2,"score":0.5085875},{"id":"https://openalex.org/C41008148","wikidata":"https://www.wikidata.org/wiki/Q21198","display_name":"Computer science","level":0,"score":0.5039148},{"id":"https://openalex.org/C129891060","wikidata":"https://www.wikidata.org/wiki/Q1513059","display_name":"Clock synchronization","level":4,"score":0.4953381},{"id":"https://openalex.org/C52563298","wikidata":"https://www.wikidata.org/wiki/Q1413349","display_name":"Vector clock","level":5,"score":0.4597199},{"id":"https://openalex.org/C93682380","wikidata":"https://www.wikidata.org/wiki/Q2025226","display_name":"Static timing analysis","level":2,"score":0.43003982},{"id":"https://openalex.org/C137059387","wikidata":"https://www.wikidata.org/wiki/Q426882","display_name":"Clock signal","level":3,"score":0.41115683},{"id":"https://openalex.org/C42196554","wikidata":"https://www.wikidata.org/wiki/Q1186179","display_name":"Synchronous circuit","level":4,"score":0.40544873},{"id":"https://openalex.org/C173608175","wikidata":"https://www.wikidata.org/wiki/Q232661","display_name":"Parallel computing","level":1,"score":0.36380956},{"id":"https://openalex.org/C33923547","wikidata":"https://www.wikidata.org/wiki/Q395","display_name":"Mathematics","level":0,"score":0.31726906},{"id":"https://openalex.org/C2778562939","wikidata":"https://www.wikidata.org/wiki/Q1298791","display_name":"Synchronization (alternating current)","level":3,"score":0.28486967},{"id":"https://openalex.org/C149635348","wikidata":"https://www.wikidata.org/wiki/Q193040","display_name":"Embedded system","level":1,"score":0.22860926},{"id":"https://openalex.org/C134652429","wikidata":"https://www.wikidata.org/wiki/Q1052698","display_name":"Jitter","level":2,"score":0.1475114},{"id":"https://openalex.org/C31258907","wikidata":"https://www.wikidata.org/wiki/Q1301371","display_name":"Computer network","level":1,"score":0.114205},{"id":"https://openalex.org/C76155785","wikidata":"https://www.wikidata.org/wiki/Q418","display_name":"Telecommunications","level":1,"score":0.10000178},{"id":"https://openalex.org/C126255220","wikidata":"https://www.wikidata.org/wiki/Q141495","display_name":"Mathematical optimization","level":1,"score":0.07853213},{"id":"https://openalex.org/C127162648","wikidata":"https://www.wikidata.org/wiki/Q16858953","display_name":"Channel (broadcasting)","level":2,"score":0.0}],"mesh":[],"locations_count":1,"locations":[{"is_oa":true,"landing_page_url":"https://doi.org/10.1155/2010/451809","pdf_url":"https://downloads.hindawi.com/archive/2010/451809.pdf","source":{"id":"https://openalex.org/S81291924","display_name":"VLSI design","issn_l":"1026-7123","issn":["1026-7123","1065-514X","1563-5171"],"is_oa":true,"is_in_doaj":false,"is_core":true,"host_organization":"https://openalex.org/P4310319869","host_organization_name":"Hindawi Publishing Corporation","host_organization_lineage":["https://openalex.org/P4310319869"],"host_organization_lineage_names":["Hindawi Publishing Corporation"],"type":"journal"},"license":null,"license_id":null,"version":"publishedVersion","is_accepted":true,"is_published":true}],"best_oa_location":{"is_oa":true,"landing_page_url":"https://doi.org/10.1155/2010/451809","pdf_url":"https://downloads.hindawi.com/archive/2010/451809.pdf","source":{"id":"https://openalex.org/S81291924","display_name":"VLSI design","issn_l":"1026-7123","issn":["1026-7123","1065-514X","1563-5171"],"is_oa":true,"is_in_doaj":false,"is_core":true,"host_organization":"https://openalex.org/P4310319869","host_organization_name":"Hindawi Publishing Corporation","host_organization_lineage":["https://openalex.org/P4310319869"],"host_organization_lineage_names":["Hindawi Publishing Corporation"],"type":"journal"},"license":null,"license_id":null,"version":"publishedVersion","is_accepted":true,"is_published":true},"sustainable_development_goals":[],"grants":[],"datasets":[],"versions":[],"referenced_works_count":17,"referenced_works":["https://openalex.org/W145461779","https://openalex.org/W1502296014","https://openalex.org/W1593860718","https://openalex.org/W1875554762","https://openalex.org/W1994777880","https://openalex.org/W2050475512","https://openalex.org/W2068256473","https://openalex.org/W2127033010","https://openalex.org/W2135347849","https://openalex.org/W2135558855","https://openalex.org/W2140367260","https://openalex.org/W2146068626","https://openalex.org/W2149417654","https://openalex.org/W2157210245","https://openalex.org/W2163629260","https://openalex.org/W3145128584","https://openalex.org/W4285719527"],"related_works":["https://openalex.org/W4249038728","https://openalex.org/W4231008241","https://openalex.org/W2981406251","https://openalex.org/W2787237207","https://openalex.org/W2617666058","https://openalex.org/W2520965597","https://openalex.org/W2163637408","https://openalex.org/W2125201667","https://openalex.org/W2040807843","https://openalex.org/W1999924508"],"abstract_inverted_index":{"A":[0],"post-clock-tree-synthesis":[1],"(post-CTS)":[2],"optimization":[3],"method":[4],"is":[5,31,58,83,143],"proposed":[6],"that":[7,106,146],"suggests":[8],"delay":[9,48,51,132],"insertion":[10,30,52,133,165],"at":[11,61],"the":[12,15,44,62,69,72,76,100,107,111,121,128,147,150],"leaves":[13],"of":[14,25,43,47,110,127,149,171],"clock":[16,26,35,55,63,77,101,108,135,138,151,157],"tree":[17,36,78],"in":[18,65,75,124],"order":[19,66],"to":[20,67,91,119],"implement":[21],"a":[22,40,86],"limited":[23,32,164],"version":[24],"skew":[27,56,158],"scheduling.":[28],"Delay":[29],"on":[33,140],"each":[34],"branch":[37],"simultaneous":[38],"with":[39,130],"global":[41],"monitoring":[42],"total":[45],"amount":[46],"insertion.":[49],"The":[50,81],"for":[53],"nonzero":[54],"operation":[57],"performed":[59],"only":[60],"sinks":[64],"preserve":[68],"structure":[70],"and":[71],"optimizations":[73],"implemented":[74,84],"synthesis":[79],"stage.":[80],"methodology":[82],"as":[85],"linear":[87],"programming":[88],"model":[89],"amenable":[90],"two":[92],"design":[93],"objectives:":[94],"fixing":[95],"timing":[96,122],"violations":[97],"or":[98],"optimizing":[99],"period.":[102],"Experimental":[103],"results":[104],"show":[105],"networks":[109],"largest":[112],"ISCAS'89":[113],"circuits":[114,129],"can":[115],"be":[116],"corrected":[117],"post-CTS":[118],"resolve":[120],"conflicts":[123],"approximately":[125],"90%":[126],"minimal":[131],"(0.159":[134],"period":[136,152],"per":[137],"path":[139],"average).":[141],"It":[142],"also":[144],"shown":[145],"majority":[148],"improvement":[153,168],"achievable":[154],"through":[155,162,169],"unrestricted":[156],"scheduling":[159],"are":[160],"obtained":[161],"very":[163],"(43%":[166],"average":[167],"10%":[170],"max":[172],"insertion).":[173]},"cited_by_api_url":"https://api.openalex.org/works?filter=cites:W1980985708","counts_by_year":[{"year":2022,"cited_by_count":1},{"year":2019,"cited_by_count":1}],"updated_date":"2025-01-07T00:22:57.807758","created_date":"2016-06-24"}