{"id":"https://openalex.org/W2097496950","doi":"https://doi.org/10.1145/1806672.1806676","title":"Opportunities for concurrent dynamic analysis with explicit inter-core communication","display_name":"Opportunities for concurrent dynamic analysis with explicit inter-core communication","publication_year":2010,"publication_date":"2010-05-06","ids":{"openalex":"https://openalex.org/W2097496950","doi":"https://doi.org/10.1145/1806672.1806676","mag":"2097496950"},"language":"en","primary_location":{"is_oa":false,"landing_page_url":"https://doi.org/10.1145/1806672.1806676","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false},"type":"article","type_crossref":"proceedings-article","indexed_in":["crossref"],"open_access":{"is_oa":false,"oa_status":"closed","oa_url":null,"any_repository_has_fulltext":false},"authorships":[{"author_position":"first","author":{"id":"https://openalex.org/A5074393185","display_name":"Jung-Woo Ha","orcid":"https://orcid.org/0000-0002-7400-7681"},"institutions":[{"id":"https://openalex.org/I1174212","display_name":"University of Southern California","ror":"https://ror.org/03taz7m60","country_code":"US","type":"education","lineage":["https://openalex.org/I1174212"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Jungwoo Ha","raw_affiliation_strings":["University of Southern California, Los Angeles, CA and Information Sciences Institute East, Arlington, VA, USA"],"affiliations":[{"raw_affiliation_string":"University of Southern California, Los Angeles, CA and Information Sciences Institute East, Arlington, VA, USA","institution_ids":["https://openalex.org/I1174212"]}]},{"author_position":"last","author":{"id":"https://openalex.org/A5022935102","display_name":"Stephen P. Crago","orcid":"https://orcid.org/0000-0002-5620-4227"},"institutions":[{"id":"https://openalex.org/I1174212","display_name":"University of Southern California","ror":"https://ror.org/03taz7m60","country_code":"US","type":"education","lineage":["https://openalex.org/I1174212"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Stephen P. Crago","raw_affiliation_strings":["University of Southern California, Los Angeles, CA and Information Sciences Institute East, Arlington, VA, USA"],"affiliations":[{"raw_affiliation_string":"University of Southern California, Los Angeles, CA and Information Sciences Institute East, Arlington, VA, USA","institution_ids":["https://openalex.org/I1174212"]}]}],"institution_assertions":[],"countries_distinct_count":1,"institutions_distinct_count":1,"corresponding_author_ids":[],"corresponding_institution_ids":[],"apc_list":null,"apc_paid":null,"fwci":0.172,"has_fulltext":true,"fulltext_origin":"ngrams","cited_by_count":1,"citation_normalized_percentile":{"value":0.230409,"is_in_top_1_percent":false,"is_in_top_10_percent":false},"cited_by_percentile_year":{"min":64,"max":71},"biblio":{"volume":null,"issue":null,"first_page":"17","last_page":"20"},"is_retracted":false,"is_paratext":false,"primary_topic":{"id":"https://openalex.org/T10054","display_name":"Parallel Computing and Optimization Techniques","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},"topics":[{"id":"https://openalex.org/T10054","display_name":"Parallel Computing and Optimization Techniques","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10772","display_name":"Distributed systems and fault tolerance","score":0.999,"subfield":{"id":"https://openalex.org/subfields/1705","display_name":"Computer Networks and Communications"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10904","display_name":"Embedded Systems Design Techniques","score":0.9982,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}}],"keywords":[{"id":"https://openalex.org/keywords/multi-core-processor","display_name":"Multi-core processor","score":0.8901108},{"id":"https://openalex.org/keywords/microprocessor","display_name":"Microprocessor","score":0.4616953},{"id":"https://openalex.org/keywords/call-stack","display_name":"Call stack","score":0.42018622}],"concepts":[{"id":"https://openalex.org/C78766204","wikidata":"https://www.wikidata.org/wiki/Q555032","display_name":"Multi-core processor","level":2,"score":0.8901108},{"id":"https://openalex.org/C41008148","wikidata":"https://www.wikidata.org/wiki/Q21198","display_name":"Computer science","level":0,"score":0.81941915},{"id":"https://openalex.org/C168065819","wikidata":"https://www.wikidata.org/wiki/Q845566","display_name":"Debugging","level":2,"score":0.7337299},{"id":"https://openalex.org/C2779960059","wikidata":"https://www.wikidata.org/wiki/Q7113681","display_name":"Overhead (engineering)","level":2,"score":0.71060145},{"id":"https://openalex.org/C2781172179","wikidata":"https://www.wikidata.org/wiki/Q853109","display_name":"Parallelism (grammar)","level":2,"score":0.58189946},{"id":"https://openalex.org/C2777904410","wikidata":"https://www.wikidata.org/wiki/Q7397","display_name":"Software","level":2,"score":0.49735573},{"id":"https://openalex.org/C97686452","wikidata":"https://www.wikidata.org/wiki/Q7604153","display_name":"Static analysis","level":2,"score":0.4890624},{"id":"https://openalex.org/C149635348","wikidata":"https://www.wikidata.org/wiki/Q193040","display_name":"Embedded system","level":1,"score":0.47651187},{"id":"https://openalex.org/C2780728072","wikidata":"https://www.wikidata.org/wiki/Q5297","display_name":"Microprocessor","level":2,"score":0.4616953},{"id":"https://openalex.org/C173608175","wikidata":"https://www.wikidata.org/wiki/Q232661","display_name":"Parallel computing","level":1,"score":0.45990324},{"id":"https://openalex.org/C2164484","wikidata":"https://www.wikidata.org/wiki/Q5170150","display_name":"Core (optical fiber)","level":2,"score":0.43969098},{"id":"https://openalex.org/C119024030","wikidata":"https://www.wikidata.org/wiki/Q759899","display_name":"Call stack","level":3,"score":0.42018622},{"id":"https://openalex.org/C140763907","wikidata":"https://www.wikidata.org/wiki/Q2714055","display_name":"Instruction-level parallelism","level":3,"score":0.41445768},{"id":"https://openalex.org/C118524514","wikidata":"https://www.wikidata.org/wiki/Q173212","display_name":"Computer architecture","level":1,"score":0.4032834},{"id":"https://openalex.org/C9395851","wikidata":"https://www.wikidata.org/wiki/Q177929","display_name":"Stack (abstract data type)","level":2,"score":0.3807529},{"id":"https://openalex.org/C120314980","wikidata":"https://www.wikidata.org/wiki/Q180634","display_name":"Distributed computing","level":1,"score":0.36297935},{"id":"https://openalex.org/C111919701","wikidata":"https://www.wikidata.org/wiki/Q9135","display_name":"Operating system","level":1,"score":0.20780674},{"id":"https://openalex.org/C199360897","wikidata":"https://www.wikidata.org/wiki/Q9143","display_name":"Programming language","level":1,"score":0.12549067},{"id":"https://openalex.org/C76155785","wikidata":"https://www.wikidata.org/wiki/Q418","display_name":"Telecommunications","level":1,"score":0.0}],"mesh":[],"locations_count":1,"locations":[{"is_oa":false,"landing_page_url":"https://doi.org/10.1145/1806672.1806676","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false}],"best_oa_location":null,"sustainable_development_goals":[{"score":0.47,"id":"https://metadata.un.org/sdg/9","display_name":"Industry, innovation and infrastructure"}],"grants":[],"datasets":[],"versions":[],"referenced_works_count":16,"referenced_works":["https://openalex.org/W178302743","https://openalex.org/W2007920703","https://openalex.org/W2008311123","https://openalex.org/W2016779705","https://openalex.org/W2077324087","https://openalex.org/W2078197548","https://openalex.org/W2104809773","https://openalex.org/W2121082877","https://openalex.org/W2129592257","https://openalex.org/W2146804254","https://openalex.org/W2151965112","https://openalex.org/W2153229512","https://openalex.org/W2168874123","https://openalex.org/W2169875292","https://openalex.org/W4232090211","https://openalex.org/W4246430693"],"related_works":["https://openalex.org/W3104857564","https://openalex.org/W2950520577","https://openalex.org/W2528134415","https://openalex.org/W2500545237","https://openalex.org/W2109463584","https://openalex.org/W2105992728","https://openalex.org/W2009213655","https://openalex.org/W2003935582","https://openalex.org/W1991844655","https://openalex.org/W1229628"],"abstract_inverted_index":{"Multicore":[0],"is":[1,12],"now":[2],"the":[3,8,21,24,77,84],"dominant":[4],"processor":[5,69],"trend,":[6],"and":[7,46],"number":[9],"of":[10,23,80],"cores":[11],"rapidly":[13],"increasing.":[14],"The":[15],"paradigm":[16],"shift":[17],"to":[18,36],"multicore":[19,85],"forces":[20],"redesign":[22],"software":[25,37],"stack,":[26],"which":[27,56],"includes":[28],"dynamic":[29,81],"analysis.":[30],"Dynamic":[31],"analyses":[32,82],"provide":[33],"rich":[34],"features":[35],"in":[38,83],"various":[39],"areas,":[40],"such":[41],"as":[42,71],"debugging,":[43],"testing,":[44],"optimization,":[45],"security.":[47],"However,":[48],"these":[49],"techniques":[50],"often":[51],"suffer":[52],"from":[53],"excessive":[54],"overhead,":[55],"make":[57],"it":[58],"less":[59],"practical.":[60],"Previously,":[61],"this":[62],"overhead":[63],"has":[64],"been":[65],"overcome":[66],"by":[67],"improved":[68],"performance":[70,78],"each":[72],"generation":[73],"gets":[74],"faster,":[75],"but":[76],"requirements":[79],"era":[86],"cannot":[87],"be":[88],"fulfilled":[89],"without":[90],"redesigning":[91],"for":[92],"parallelism.":[93]},"cited_by_api_url":"https://api.openalex.org/works?filter=cites:W2097496950","counts_by_year":[],"updated_date":"2024-12-10T16:55:21.909881","created_date":"2016-06-24"}