{"id":"https://openalex.org/W1768575434","doi":"https://doi.org/10.1109/iscas.2002.1010473","title":"A non-feedback multiphase clock generator","display_name":"A non-feedback multiphase clock generator","publication_year":2003,"publication_date":"2003-06-25","ids":{"openalex":"https://openalex.org/W1768575434","doi":"https://doi.org/10.1109/iscas.2002.1010473","mag":"1768575434"},"language":"en","primary_location":{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/iscas.2002.1010473","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false},"type":"article","type_crossref":"proceedings-article","indexed_in":["crossref"],"open_access":{"is_oa":false,"oa_status":"closed","oa_url":null,"any_repository_has_fulltext":false},"authorships":[{"author_position":"first","author":{"id":"https://openalex.org/A5100719715","display_name":"Xin Yang","orcid":"https://orcid.org/0000-0003-3428-3806"},"institutions":[{"id":"https://openalex.org/I187531555","display_name":"Lund University","ror":"https://ror.org/012a77v79","country_code":"SE","type":"education","lineage":["https://openalex.org/I187531555"]}],"countries":["SE"],"is_corresponding":false,"raw_author_name":"None Lixin Yang","raw_affiliation_strings":["Dept. of Electroscience, Lund Univ., Sweden"],"affiliations":[{"raw_affiliation_string":"Dept. of Electroscience, Lund Univ., Sweden","institution_ids":["https://openalex.org/I187531555"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5061838012","display_name":"Yijun Zhou","orcid":"https://orcid.org/0000-0001-9593-4655"},"institutions":[{"id":"https://openalex.org/I187531555","display_name":"Lund University","ror":"https://ror.org/012a77v79","country_code":"SE","type":"education","lineage":["https://openalex.org/I187531555"]}],"countries":["SE"],"is_corresponding":false,"raw_author_name":"None Yijun Zhou","raw_affiliation_strings":["Dept. of Electroscience, Lund Univ., Sweden"],"affiliations":[{"raw_affiliation_string":"Dept. of Electroscience, Lund Univ., Sweden","institution_ids":["https://openalex.org/I187531555"]}]},{"author_position":"last","author":{"id":"https://openalex.org/A5032973320","display_name":"Jiren Yuan","orcid":"https://orcid.org/0000-0002-1136-7559"},"institutions":[{"id":"https://openalex.org/I187531555","display_name":"Lund University","ror":"https://ror.org/012a77v79","country_code":"SE","type":"education","lineage":["https://openalex.org/I187531555"]}],"countries":["SE"],"is_corresponding":false,"raw_author_name":"None Jiren Yuan","raw_affiliation_strings":["Dept. of Electroscience, Lund Univ., Sweden"],"affiliations":[{"raw_affiliation_string":"Dept. of Electroscience, Lund Univ., Sweden","institution_ids":["https://openalex.org/I187531555"]}]}],"institution_assertions":[],"countries_distinct_count":1,"institutions_distinct_count":1,"corresponding_author_ids":[],"corresponding_institution_ids":[],"apc_list":null,"apc_paid":null,"fwci":0.37,"has_fulltext":true,"fulltext_origin":"ngrams","cited_by_count":2,"citation_normalized_percentile":{"value":0.480333,"is_in_top_1_percent":false,"is_in_top_10_percent":false},"cited_by_percentile_year":{"min":66,"max":70},"biblio":{"volume":null,"issue":null,"first_page":null,"last_page":null},"is_retracted":false,"is_paratext":false,"primary_topic":{"id":"https://openalex.org/T11417","display_name":"Advancements in PLL and VCO Technologies","score":1.0,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},"topics":[{"id":"https://openalex.org/T11417","display_name":"Advancements in PLL and VCO Technologies","score":1.0,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10323","display_name":"Analog and Mixed-Signal Circuit Design","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/2204","display_name":"Biomedical Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10187","display_name":"Radio Frequency Integrated Circuit Design","score":0.9993,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}}],"keywords":[{"id":"https://openalex.org/keywords/clock-generator","display_name":"Clock generator","score":0.8504274},{"id":"https://openalex.org/keywords/interpolation","display_name":"Interpolation","score":0.66337323},{"id":"https://openalex.org/keywords/clock-rate","display_name":"Clock rate","score":0.48457348},{"id":"https://openalex.org/keywords/feedback-loop","display_name":"Feedback loop","score":0.43834633}],"concepts":[{"id":"https://openalex.org/C2778023540","wikidata":"https://www.wikidata.org/wiki/Q2164847","display_name":"Clock generator","level":4,"score":0.8504274},{"id":"https://openalex.org/C137800194","wikidata":"https://www.wikidata.org/wiki/Q11713455","display_name":"Interpolation (computer graphics)","level":3,"score":0.66337323},{"id":"https://openalex.org/C2780992000","wikidata":"https://www.wikidata.org/wiki/Q17016113","display_name":"Generator (circuit theory)","level":3,"score":0.6331135},{"id":"https://openalex.org/C74982907","wikidata":"https://www.wikidata.org/wiki/Q1455624","display_name":"Frequency divider","level":3,"score":0.59857047},{"id":"https://openalex.org/C41008148","wikidata":"https://www.wikidata.org/wiki/Q21198","display_name":"Computer science","level":0,"score":0.5915382},{"id":"https://openalex.org/C24326235","wikidata":"https://www.wikidata.org/wiki/Q126095","display_name":"Electronic engineering","level":1,"score":0.56182295},{"id":"https://openalex.org/C178693496","wikidata":"https://www.wikidata.org/wiki/Q911691","display_name":"Clock rate","level":3,"score":0.48457348},{"id":"https://openalex.org/C46362747","wikidata":"https://www.wikidata.org/wiki/Q173431","display_name":"CMOS","level":2,"score":0.4652207},{"id":"https://openalex.org/C42196554","wikidata":"https://www.wikidata.org/wiki/Q1186179","display_name":"Synchronous circuit","level":4,"score":0.4591505},{"id":"https://openalex.org/C186886427","wikidata":"https://www.wikidata.org/wiki/Q5441213","display_name":"Feedback loop","level":2,"score":0.43834633},{"id":"https://openalex.org/C98045186","wikidata":"https://www.wikidata.org/wiki/Q205663","display_name":"Process (computing)","level":2,"score":0.42672586},{"id":"https://openalex.org/C137059387","wikidata":"https://www.wikidata.org/wiki/Q426882","display_name":"Clock signal","level":3,"score":0.4236648},{"id":"https://openalex.org/C119599485","wikidata":"https://www.wikidata.org/wiki/Q43035","display_name":"Electrical engineering","level":1,"score":0.3924137},{"id":"https://openalex.org/C127413603","wikidata":"https://www.wikidata.org/wiki/Q11023","display_name":"Engineering","level":0,"score":0.22797903},{"id":"https://openalex.org/C134652429","wikidata":"https://www.wikidata.org/wiki/Q1052698","display_name":"Jitter","level":2,"score":0.2118305},{"id":"https://openalex.org/C121332964","wikidata":"https://www.wikidata.org/wiki/Q413","display_name":"Physics","level":0,"score":0.1407845},{"id":"https://openalex.org/C163258240","wikidata":"https://www.wikidata.org/wiki/Q25342","display_name":"Power (physics)","level":2,"score":0.098448575},{"id":"https://openalex.org/C76155785","wikidata":"https://www.wikidata.org/wiki/Q418","display_name":"Telecommunications","level":1,"score":0.07799709},{"id":"https://openalex.org/C38652104","wikidata":"https://www.wikidata.org/wiki/Q3510521","display_name":"Computer security","level":1,"score":0.0},{"id":"https://openalex.org/C126042441","wikidata":"https://www.wikidata.org/wiki/Q1324888","display_name":"Frame (networking)","level":2,"score":0.0},{"id":"https://openalex.org/C62520636","wikidata":"https://www.wikidata.org/wiki/Q944","display_name":"Quantum mechanics","level":1,"score":0.0},{"id":"https://openalex.org/C111919701","wikidata":"https://www.wikidata.org/wiki/Q9135","display_name":"Operating system","level":1,"score":0.0}],"mesh":[],"locations_count":1,"locations":[{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/iscas.2002.1010473","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false}],"best_oa_location":null,"sustainable_development_goals":[{"id":"https://metadata.un.org/sdg/7","score":0.7,"display_name":"Affordable and clean energy"}],"grants":[],"datasets":[],"versions":[],"referenced_works_count":2,"referenced_works":["https://openalex.org/W2078514893","https://openalex.org/W2101597431"],"related_works":["https://openalex.org/W3013924136","https://openalex.org/W2377552037","https://openalex.org/W2356150836","https://openalex.org/W2169622190","https://openalex.org/W2151256709","https://openalex.org/W2125901692","https://openalex.org/W2118205354","https://openalex.org/W2071924372","https://openalex.org/W1607003253","https://openalex.org/W1593900539"],"abstract_inverted_index":{"This":[0],"paper":[1],"introduces":[2],"the":[3,36],"design":[4],"of":[5,64],"a":[6,27,45,61],"new":[7],"multiphase":[8,55],"clock":[9,56,66],"generator":[10,57],"with":[11],"no":[12],"feedback":[13],"loop.":[14],"A":[15,22],"single-stage":[16],"direct":[17],"interpolation":[18],"architecture":[19],"is":[20],"proposed.":[21],"1/4":[23],"frequency":[24],"divider":[25],"and":[26],"short-circuit":[28],"current":[29],"suppression":[30],"interpolator":[31],"are":[32],"developed":[33],"to":[34,71],"achieve":[35],"precise":[37],"interpolation.":[38],"The":[39,54],"circuit":[40],"has":[41],"been":[42],"fabricated":[43],"in":[44,60],"standard":[46],"0.35":[47],"/spl":[48],"mu/m,":[49],"3.3":[50],"V":[51],"CMOS":[52],"process.":[53],"can":[58],"operate":[59],"wide":[62],"range":[63],"input":[65],"frequencies":[67],"from":[68],"500":[69],"MHz":[70],"1.5":[72],"GHz.":[73]},"cited_by_api_url":"https://api.openalex.org/works?filter=cites:W1768575434","counts_by_year":[],"updated_date":"2025-01-18T21:04:10.206361","created_date":"2016-06-24"}