{"id":"https://openalex.org/W2998273950","doi":"https://doi.org/10.1109/iccad45719.2019.8942087","title":"Golden Gate: Bridging The Resource-Efficiency Gap Between ASICs and FPGA Prototypes","display_name":"Golden Gate: Bridging The Resource-Efficiency Gap Between ASICs and FPGA Prototypes","publication_year":2019,"publication_date":"2019-11-01","ids":{"openalex":"https://openalex.org/W2998273950","doi":"https://doi.org/10.1109/iccad45719.2019.8942087","mag":"2998273950"},"language":"en","primary_location":{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/iccad45719.2019.8942087","pdf_url":null,"source":{"id":"https://openalex.org/S4363608324","display_name":"2015 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","issn_l":null,"issn":null,"is_oa":false,"is_in_doaj":false,"is_core":false,"host_organization":null,"host_organization_name":null,"host_organization_lineage":[],"host_organization_lineage_names":[],"type":"conference"},"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false},"type":"article","type_crossref":"proceedings-article","indexed_in":["crossref"],"open_access":{"is_oa":true,"oa_status":"green","oa_url":"https://escholarship.org/content/qt4tk647mr/qt4tk647mr.pdf?t=qnzy6r","any_repository_has_fulltext":true},"authorships":[{"author_position":"first","author":{"id":"https://openalex.org/A5002853026","display_name":"Albert Magyar","orcid":"https://orcid.org/0000-0002-4218-3824"},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Albert Magyar","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5059660054","display_name":"David Biancolin","orcid":"https://orcid.org/0000-0001-6371-9053"},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"David Biancolin","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5110857178","display_name":"John Koenig","orcid":null},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"John Koenig","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5064230639","display_name":"Sanjit A. Seshia","orcid":"https://orcid.org/0000-0001-6190-8707"},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Sanjit Seshia","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5088484890","display_name":"Jonathan Bachrach","orcid":"https://orcid.org/0000-0002-0533-2712"},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Jonathan Bachrach","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]},{"author_position":"last","author":{"id":"https://openalex.org/A5035134864","display_name":"Krste Asanovi\u0107","orcid":"https://orcid.org/0000-0003-0754-3975"},"institutions":[{"id":"https://openalex.org/I95457486","display_name":"University of California, Berkeley","ror":"https://ror.org/01an7q238","country_code":"US","type":"education","lineage":["https://openalex.org/I95457486"]}],"countries":["US"],"is_corresponding":false,"raw_author_name":"Krste Asanovic","raw_affiliation_strings":["University of California, Berkeley"],"affiliations":[{"raw_affiliation_string":"University of California, Berkeley","institution_ids":["https://openalex.org/I95457486"]}]}],"institution_assertions":[],"countries_distinct_count":1,"institutions_distinct_count":1,"corresponding_author_ids":[],"corresponding_institution_ids":[],"apc_list":null,"apc_paid":null,"fwci":0.92,"has_fulltext":false,"cited_by_count":12,"citation_normalized_percentile":{"value":0.861967,"is_in_top_1_percent":false,"is_in_top_10_percent":false},"cited_by_percentile_year":{"min":87,"max":88},"biblio":{"volume":null,"issue":null,"first_page":null,"last_page":null},"is_retracted":false,"is_paratext":false,"primary_topic":{"id":"https://openalex.org/T10904","display_name":"Embedded Systems Design Techniques","score":1.0,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},"topics":[{"id":"https://openalex.org/T10904","display_name":"Embedded Systems Design Techniques","score":1.0,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10829","display_name":"Interconnection Networks and Systems","score":0.9997,"subfield":{"id":"https://openalex.org/subfields/1705","display_name":"Computer Networks and Communications"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10054","display_name":"Parallel Computing and Optimization Techniques","score":0.9997,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}}],"keywords":[{"id":"https://openalex.org/keywords/lookup-table","display_name":"Lookup table","score":0.4890905},{"id":"https://openalex.org/keywords/porting","display_name":"Porting","score":0.42950815}],"concepts":[{"id":"https://openalex.org/C42935608","wikidata":"https://www.wikidata.org/wiki/Q190411","display_name":"Field-programmable gate array","level":2,"score":0.80932355},{"id":"https://openalex.org/C41008148","wikidata":"https://www.wikidata.org/wiki/Q21198","display_name":"Computer science","level":0,"score":0.7541809},{"id":"https://openalex.org/C55439883","wikidata":"https://www.wikidata.org/wiki/Q360812","display_name":"Correctness","level":2,"score":0.5864875},{"id":"https://openalex.org/C19275194","wikidata":"https://www.wikidata.org/wiki/Q222903","display_name":"Multiplexing","level":2,"score":0.5240838},{"id":"https://openalex.org/C174348530","wikidata":"https://www.wikidata.org/wiki/Q188635","display_name":"Bridging (networking)","level":2,"score":0.49934292},{"id":"https://openalex.org/C124296912","wikidata":"https://www.wikidata.org/wiki/Q575178","display_name":"NAND gate","level":3,"score":0.4952177},{"id":"https://openalex.org/C134835016","wikidata":"https://www.wikidata.org/wiki/Q690265","display_name":"Lookup table","level":2,"score":0.4890905},{"id":"https://openalex.org/C173608175","wikidata":"https://www.wikidata.org/wiki/Q232661","display_name":"Parallel computing","level":1,"score":0.4712494},{"id":"https://openalex.org/C149635348","wikidata":"https://www.wikidata.org/wiki/Q193040","display_name":"Embedded system","level":1,"score":0.4580639},{"id":"https://openalex.org/C106251023","wikidata":"https://www.wikidata.org/wiki/Q851989","display_name":"Porting","level":3,"score":0.42950815},{"id":"https://openalex.org/C118524514","wikidata":"https://www.wikidata.org/wiki/Q173212","display_name":"Computer architecture","level":1,"score":0.3634878},{"id":"https://openalex.org/C9390403","wikidata":"https://www.wikidata.org/wiki/Q3966","display_name":"Computer hardware","level":1,"score":0.35058683},{"id":"https://openalex.org/C131017901","wikidata":"https://www.wikidata.org/wiki/Q170451","display_name":"Logic gate","level":2,"score":0.30408528},{"id":"https://openalex.org/C11413529","wikidata":"https://www.wikidata.org/wiki/Q8366","display_name":"Algorithm","level":1,"score":0.16843456},{"id":"https://openalex.org/C2777904410","wikidata":"https://www.wikidata.org/wiki/Q7397","display_name":"Software","level":2,"score":0.14902452},{"id":"https://openalex.org/C76155785","wikidata":"https://www.wikidata.org/wiki/Q418","display_name":"Telecommunications","level":1,"score":0.0},{"id":"https://openalex.org/C31258907","wikidata":"https://www.wikidata.org/wiki/Q1301371","display_name":"Computer network","level":1,"score":0.0},{"id":"https://openalex.org/C199360897","wikidata":"https://www.wikidata.org/wiki/Q9143","display_name":"Programming language","level":1,"score":0.0}],"mesh":[],"locations_count":3,"locations":[{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/iccad45719.2019.8942087","pdf_url":null,"source":{"id":"https://openalex.org/S4363608324","display_name":"2015 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","issn_l":null,"issn":null,"is_oa":false,"is_in_doaj":false,"is_core":false,"host_organization":null,"host_organization_name":null,"host_organization_lineage":[],"host_organization_lineage_names":[],"type":"conference"},"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false},{"is_oa":true,"landing_page_url":"https://escholarship.org/uc/item/4tk647mr","pdf_url":"https://escholarship.org/content/qt4tk647mr/qt4tk647mr.pdf?t=qnzy6r","source":{"id":"https://openalex.org/S4306400115","display_name":"eScholarship (California Digital Library)","issn_l":null,"issn":null,"is_oa":true,"is_in_doaj":false,"is_core":false,"host_organization":"https://openalex.org/I2801248553","host_organization_name":"California Digital Library","host_organization_lineage":["https://openalex.org/I2801248553"],"host_organization_lineage_names":["California Digital Library"],"type":"repository"},"license":"other-oa","license_id":"https://openalex.org/licenses/other-oa","version":"publishedVersion","is_accepted":true,"is_published":true},{"is_oa":true,"landing_page_url":"https://escholarship.org/uc/item/4zs731zk","pdf_url":"https://escholarship.org/content/qt4zs731zk/qt4zs731zk.pdf?t=qmidtb","source":{"id":"https://openalex.org/S4306400115","display_name":"eScholarship (California Digital Library)","issn_l":null,"issn":null,"is_oa":true,"is_in_doaj":false,"is_core":false,"host_organization":"https://openalex.org/I2801248553","host_organization_name":"California Digital Library","host_organization_lineage":["https://openalex.org/I2801248553"],"host_organization_lineage_names":["California Digital Library"],"type":"repository"},"license":"other-oa","license_id":"https://openalex.org/licenses/other-oa","version":"publishedVersion","is_accepted":true,"is_published":true}],"best_oa_location":{"is_oa":true,"landing_page_url":"https://escholarship.org/uc/item/4tk647mr","pdf_url":"https://escholarship.org/content/qt4tk647mr/qt4tk647mr.pdf?t=qnzy6r","source":{"id":"https://openalex.org/S4306400115","display_name":"eScholarship (California Digital Library)","issn_l":null,"issn":null,"is_oa":true,"is_in_doaj":false,"is_core":false,"host_organization":"https://openalex.org/I2801248553","host_organization_name":"California Digital Library","host_organization_lineage":["https://openalex.org/I2801248553"],"host_organization_lineage_names":["California Digital Library"],"type":"repository"},"license":"other-oa","license_id":"https://openalex.org/licenses/other-oa","version":"publishedVersion","is_accepted":true,"is_published":true},"sustainable_development_goals":[{"id":"https://metadata.un.org/sdg/8","display_name":"Decent work and economic growth","score":0.51}],"grants":[],"datasets":[],"versions":[],"referenced_works_count":27,"referenced_works":["https://openalex.org/W119599369","https://openalex.org/W1524114232","https://openalex.org/W1964471912","https://openalex.org/W2001370577","https://openalex.org/W2023808162","https://openalex.org/W2027069801","https://openalex.org/W2057962492","https://openalex.org/W2066339098","https://openalex.org/W2091158003","https://openalex.org/W2099129242","https://openalex.org/W2109560035","https://openalex.org/W2115294662","https://openalex.org/W2134470641","https://openalex.org/W2137385009","https://openalex.org/W2148658001","https://openalex.org/W2160566592","https://openalex.org/W2482886256","https://openalex.org/W2517156085","https://openalex.org/W2588464298","https://openalex.org/W2771610171","https://openalex.org/W2789489838","https://openalex.org/W2884267664","https://openalex.org/W2904222803","https://openalex.org/W2916452982","https://openalex.org/W4233187670","https://openalex.org/W4240172596","https://openalex.org/W80624900"],"related_works":["https://openalex.org/W4226211266","https://openalex.org/W3165307257","https://openalex.org/W2991151827","https://openalex.org/W2791832526","https://openalex.org/W2515312339","https://openalex.org/W2357541051","https://openalex.org/W2161229876","https://openalex.org/W2145098804","https://openalex.org/W2130440338","https://openalex.org/W1574518580"],"abstract_inverted_index":{"We":[0],"present":[1,107],"Golden":[2,35,63,136],"Gate,":[3],"an":[4,13,124],"FPGA-based":[5],"simulation":[6,163],"tool":[7,111],"that":[8,18,72,88,99,112],"decouples":[9],"the":[10,20,38,47,84,89],"timing":[11],"of":[12,19,32,52,70,143],"FPGA":[14,33],"host":[15],"platform":[16],"from":[17],"target":[21],"RTL":[22],"design.":[23],"In":[24],"contrast":[25],"to":[26,45,65,123,138,154,172],"previous":[27],"work":[28],"in":[29],"static":[30],"time-multiplexing":[31],"resources,":[34],"Gate":[36,64,137],"employs":[37],"Latency-Insensitive":[39],"Bounded":[40],"Dataflow":[41],"Network":[42],"(LI-BDN)":[43],"formalism":[44,86],"decompose":[46],"simulator":[48,90,142],"into":[49,162],"subcomponents,":[50],"each":[51],"which":[53],"may":[54],"be":[55],"independently":[56],"and":[57,94],"automatically":[58],"optimized.":[59],"This":[60],"structure":[61],"allows":[62],"support":[66],"a":[67,109,114,140,144,178],"broad":[68],"class":[69],"optimizations":[71,101],"improve":[73],"resource":[74],"utilization":[75,151],"by":[76,152,156,166],"implementing":[77],"FPGA-hostile":[78],"structures":[79],"over":[80],"multiple":[81],"cycles,":[82],"while":[83,128],"LI-BDN":[85],"ensures":[87],"still":[91],"produces":[92],"bit-":[93],"cycle-exact":[95,141],"results.":[96],"To":[97],"verify":[98],"these":[100],"are":[102],"implemented":[103],"correctly,":[104],"we":[105,134,148],"also":[106,129],"LIME,":[108],"model-checking":[110],"provides":[113],"push-button":[115],"flow":[116],"for":[117],"checking":[118],"whether":[119],"optimized":[120],"subcomponents":[121],"adhere":[122],"associated":[125],"correctness":[126],"specification,":[127],"guaranteeing":[130],"forward":[131],"progress.":[132],"Finally,":[133],"use":[135],"generate":[139],"multi-core":[145],"SoC,":[146],"where":[147],"reduce":[149],"LUT":[150],"up":[153],"26%":[155],"coercing":[157],"multi-ported,":[158],"combinationally":[159],"read":[160],"memories":[161],"models":[164],"backed":[165],"time-multiplexed":[167],"block":[168],"RAMs,":[169],"enabling":[170],"us":[171],"simulate":[173],"50%":[174],"more":[175],"cores":[176],"on":[177],"single":[179],"FPGA.":[180]},"cited_by_api_url":"https://api.openalex.org/works?filter=cites:W2998273950","counts_by_year":[{"year":2024,"cited_by_count":1},{"year":2023,"cited_by_count":3},{"year":2022,"cited_by_count":4},{"year":2021,"cited_by_count":1},{"year":2020,"cited_by_count":3}],"updated_date":"2025-01-05T18:11:40.890625","created_date":"2020-01-10"}