{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,3,29]],"date-time":"2022-03-29T07:04:36Z","timestamp":1648537476915},"reference-count":0,"publisher":"World Scientific Pub Co Pte Lt","issue":"05","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[1997,10]]},"abstract":" A single chip encoder-decoder dedicated to low bit rate visual communication is proposed, with the main theme focused on the object extraction and vector quantization. New schemes are introduced into an edge detector so as to extract objects by means of the block-level edge detection in conjunction with the pel-level edge detection and into a PE (Processing Element) array so as to be shared by the vector quantizer and the motion estimator. Owing to sophisticated architectures, these CODEC facilities have been implemented in 72.24 mm2<\/jats:sup> by a 0.6 \u03bcm triple-metal CMOS technology, which can enable the visual communication of QCIF (176 \u00d7 144) 10 fps pictures at a bit rate of 32 Kbps or less. The designed encoder-decoder operates at 10 MHz, and dissipates 147 mW from a single 3.3 V supply. <\/jats:p>","DOI":"10.1142\/s0218126697000334","type":"journal-article","created":{"date-parts":[[2003,10,16]],"date-time":"2003-10-16T00:35:19Z","timestamp":1066264519000},"page":"441-457","source":"Crossref","is-referenced-by-count":0,"title":["Single Chip Implementation of Encoder-Decoder for Low Bit Rate Visual Communication"],"prefix":"10.1142","volume":"07","author":[{"given":"Koji","family":"Miyanohana","sequence":"first","affiliation":[{"name":"Department of Information Systems Engineering, Osaka University, 2-1 Yamada-Oka, Suita, Osaka, Japan"}]},{"given":"Gen","family":"Fujita","sequence":"additional","affiliation":[{"name":"Department of Information Systems Engineering, Osaka University, 2-1 Yamada-Oka, Suita, Osaka, Japan"}]},{"given":"Kazuhiro","family":"Yanagida","sequence":"additional","affiliation":[{"name":"Department of Information Systems Engineering, Osaka University, 2-1 Yamada-Oka, Suita, Osaka, Japan"}]},{"given":"Takao","family":"Onoye","sequence":"additional","affiliation":[{"name":"Department of Information Systems Engineering, Osaka University, 2-1 Yamada-Oka, Suita, Osaka, Japan"}]},{"given":"Isao","family":"Shirakawa","sequence":"additional","affiliation":[{"name":"Department of Information Systems Engineering, Osaka University, 2-1 Yamada-Oka, Suita, Osaka, Japan"}]}],"member":"219","published-online":{"date-parts":[[2011,11,21]]},"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126697000334","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T03:46:29Z","timestamp":1565149589000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126697000334"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[1997,10]]},"references-count":0,"journal-issue":{"issue":"05","published-online":{"date-parts":[[2011,11,21]]},"published-print":{"date-parts":[[1997,10]]}},"alternative-id":["10.1142\/S0218126697000334"],"URL":"https:\/\/doi.org\/10.1142\/s0218126697000334","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[1997,10]]}}}