{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,3,31]],"date-time":"2025-03-31T10:43:01Z","timestamp":1743417781416,"version":"3.37.3"},"reference-count":29,"publisher":"Institute of Electrical and Electronics Engineers (IEEE)","issue":"11","license":[{"start":{"date-parts":[[2017,11,1]],"date-time":"2017-11-01T00:00:00Z","timestamp":1509494400000},"content-version":"vor","delay-in-days":0,"URL":"https:\/\/ieeexplore.ieee.org\/Xplorehelp\/downloads\/license-information\/IEEE.html"}],"funder":[{"DOI":"10.13039\/100005708","name":"EMC2","doi-asserted-by":"publisher","id":[{"id":"10.13039\/100005708","id-type":"DOI","asserted-by":"publisher"}]},{"name":"German Federal Ministry of Education and Research","award":["01","S14002O"]},{"name":"ARTEMIS Joint Undertaking","award":["621429"]}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["IEEE Trans. Comput."],"published-print":{"date-parts":[[2017,11,1]]},"DOI":"10.1109\/tc.2017.2714672","type":"journal-article","created":{"date-parts":[[2017,6,12]],"date-time":"2017-06-12T18:06:58Z","timestamp":1497290818000},"page":"1961-1974","source":"Crossref","is-referenced-by-count":12,"title":["Tackling the Bus Turnaround Overhead in Real-Time SDRAM Controllers"],"prefix":"10.1109","volume":"66","author":[{"given":"Leonardo","family":"Ecco","sequence":"first","affiliation":[]},{"given":"Rolf","family":"Ernst","sequence":"additional","affiliation":[]}],"member":"263","reference":[{"key":"ref10","doi-asserted-by":"publisher","DOI":"10.7873\/DATE.2013.075"},{"key":"ref11","doi-asserted-by":"publisher","DOI":"10.1007\/s11241-016-9253-4"},{"key":"ref12","doi-asserted-by":"publisher","DOI":"10.1109\/RTSS.2015.13"},{"key":"ref13","doi-asserted-by":"publisher","DOI":"10.1109\/HPCA.2012.6168943"},{"key":"ref14","doi-asserted-by":"publisher","DOI":"10.1109\/ECRTS.2015.24"},{"key":"ref15","doi-asserted-by":"publisher","DOI":"10.1109\/ECRTS.2016.8"},{"article-title":"Technical report: Designing high-performance real-time SDRAM controllers for many-core systems (revision 1.0)","year":"2017","author":"ecco","key":"ref16"},{"journal-title":"JESD79-2F DDR2 SDRAM Specification","year":"2009","key":"ref17"},{"journal-title":"JESD79-3F DDR3 SDRAM Specification","year":"2012","key":"ref18"},{"journal-title":"JESD79-4 DDR4 SDRAM Specification","year":"2012","key":"ref19"},{"key":"ref28","doi-asserted-by":"publisher","DOI":"10.1109\/WWC.2001.990739"},{"key":"ref4","doi-asserted-by":"publisher","DOI":"10.1145\/2039370.2039388"},{"article-title":"DRAM Power: Open-source DRAM power and energy estimation tool","year":"0","author":"chandrasekar","key":"ref27"},{"key":"ref3","doi-asserted-by":"publisher","DOI":"10.1145\/1289816.1289877"},{"key":"ref6","doi-asserted-by":"publisher","DOI":"10.1109\/RTSS.2013.44"},{"year":"0","key":"ref29"},{"key":"ref5","doi-asserted-by":"publisher","DOI":"10.1109\/LES.2010.2041634"},{"key":"ref8","doi-asserted-by":"publisher","DOI":"10.1109\/RTCSA.2011.33"},{"key":"ref7","doi-asserted-by":"publisher","DOI":"10.1109\/ECRTS.2014.37"},{"first-page":"2015","article-title":"TILE-Gx72 processor—product brief","year":"0","key":"ref2"},{"key":"ref9","doi-asserted-by":"publisher","DOI":"10.1109\/DATE.2012.6176609"},{"first-page":"2015","article-title":"TILE-Gx36 processor—product brief","year":"0","key":"ref1"},{"key":"ref20","doi-asserted-by":"publisher","DOI":"10.1145\/2370816.2370869"},{"year":"2015","key":"ref22","article-title":"ARM Cortex-A Series: Programmer’s Guide for ARMv8-A (version 1.0)"},{"key":"ref21","doi-asserted-by":"publisher","DOI":"10.1109\/TCAD.2009.2013287"},{"key":"ref24","doi-asserted-by":"publisher","DOI":"10.1109\/RTAS.2014.6925998"},{"key":"ref23","first-page":"161","article-title":"Accurate analysis of memory latencies for WCET estimation","author":"bourgade","year":"2008","journal-title":"Proc 16th Conf Real-Time and Network Syst"},{"key":"ref26","doi-asserted-by":"crossref","first-page":"1","DOI":"10.1145\/2024716.2024718","article-title":"The gem5 simulator","volume":"39","author":"binkert","year":"2011","journal-title":"SIGARCH Comput Archit News"},{"key":"ref25","doi-asserted-by":"publisher","DOI":"10.1007\/s11241-011-9129-6"}],"container-title":["IEEE Transactions on Computers"],"original-title":[],"link":[{"URL":"http:\/\/xplorestaging.ieee.org\/ielx7\/12\/8060275\/07946168.pdf?arnumber=7946168","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2022,1,12]],"date-time":"2022-01-12T16:22:25Z","timestamp":1642004545000},"score":1,"resource":{"primary":{"URL":"http:\/\/ieeexplore.ieee.org\/document\/7946168\/"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2017,11,1]]},"references-count":29,"journal-issue":{"issue":"11"},"URL":"https:\/\/doi.org\/10.1109\/tc.2017.2714672","relation":{},"ISSN":["0018-9340"],"issn-type":[{"type":"print","value":"0018-9340"}],"subject":[],"published":{"date-parts":[[2017,11,1]]}}}