{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2024,9,8]],"date-time":"2024-09-08T16:01:04Z","timestamp":1725811264549},"reference-count":0,"publisher":"IEEE","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":[],"published-print":{"date-parts":[[2011,3]]},"DOI":"10.1109\/date.2011.5763047","type":"proceedings-article","created":{"date-parts":[[2013,2,19]],"date-time":"2013-02-19T17:45:16Z","timestamp":1361295916000},"page":"1-6","source":"Crossref","is-referenced-by-count":26,"title":["A flexible high throughput multi-ASIP architecture for LDPC and turbo decoding"],"prefix":"10.1109","author":[{"given":"P","family":"Murugappa","sequence":"first","affiliation":[]},{"given":"R","family":"Al-Khayat","sequence":"additional","affiliation":[]},{"given":"A","family":"Baghdadi","sequence":"additional","affiliation":[]},{"given":"M","family":"Jezequel","sequence":"additional","affiliation":[]}],"member":"263","event":{"name":"2011 Design, Automation & Test in Europe","start":{"date-parts":[[2011,3,14]]},"location":"Grenoble","end":{"date-parts":[[2011,3,18]]}},"container-title":["2011 Design, Automation & Test in Europe"],"original-title":[],"link":[{"URL":"http:\/\/xplorestaging.ieee.org\/ielx5\/5754459\/5762992\/05763047.pdf?arnumber=5763047","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2017,3,21]],"date-time":"2017-03-21T05:20:48Z","timestamp":1490073648000},"score":1,"resource":{"primary":{"URL":"http:\/\/ieeexplore.ieee.org\/document\/5763047\/"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2011,3]]},"references-count":0,"URL":"https:\/\/doi.org\/10.1109\/date.2011.5763047","relation":{},"subject":[],"published":{"date-parts":[[2011,3]]}}}